DocumentCode :
727126
Title :
LC resonant clock resource minimization using compensation capacitance
Author :
Ping-Yao Lin ; Fahmy, Hany Ahmed ; Islam, Riadul ; Guthaus, Matthew R.
Author_Institution :
Dept. of Comput. Eng., Univ. of California, Santa Cruz, Santa Cruz, CA, USA
fYear :
2015
fDate :
24-27 May 2015
Firstpage :
1406
Lastpage :
1409
Abstract :
Distributed-LC resonant clock distribution is a viable technique to reduce clock distribution network (CDN) dynamic power. However, resonant clocks can require significant on-chip resources to form the inductors and decoupling capacitors which discourages adoption. This paper uses a compensation capacitor (Cc) to reduce the overhead of the on-chip inductor and capacitor resources without changing the performance of a distributed-LC resonant clock. Analysis on the ISPD clock benchmarks show nearly 12% reduction in passive device area compared to previous resonant clocks while still saving 49.9% power over traditional buffered clocks.
Keywords :
capacitors; clock distribution networks; inductors; minimisation; LC resonant clock resource minimization; capacitor resources; clock distribution network; compensation capacitance; compensation capacitor; decoupling capacitors; distributed-LC resonant clock distribution; dynamic power; on-chip inductor; on-chip resources; Capacitance; Capacitors; Clocks; Inductors; Mathematical model; Resonant frequency; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
Type :
conf
DOI :
10.1109/ISCAS.2015.7168906
Filename :
7168906
Link To Document :
بازگشت