Title :
Substrate noise modeling with dedicated CAD framework for smart power ICs
Author :
Hao Zou ; Moursy, Yasser ; Iskander, Ramy ; Stefanucci, Camillo ; Buccella, Pietro ; Kayal, Maher ; Sallese, Jean-Michel
Author_Institution :
UPMC Univ. Paris 06, Paris, France
Abstract :
In smart power IC technology, low and high voltage circuits are integrated on the same substrate. The commutation of the high voltage circuits can induce substrate parasitic currents which can severely disturb the operation of the low voltage circuits. The parasitic currents due to minority carriers in the high voltage technology can be significantly high. However, the minority carrier propagation into the substrate is not considered in most of existing circuit simulators. In this paper, a novel computer-aided design tool for substrate parasitic extraction is proposed. A simple circuit with an injecting and a collecting N-wells over a P-substrate is studied. With the distance between the wells varying, the lateral bipolar effect is illustrated. The spectre simulation results of extracted substrate equivalent circuit are compared to a TCAD simulation results. The comparison shows an acceptable relevant error. However, the simulation time was reduced by approximately 1400 times with respect to the TCAD.
Keywords :
bipolar integrated circuits; equivalent circuits; integrated circuit noise; low-power electronics; minority carriers; power integrated circuits; P-substrate; bipolar effect; circuit simulators; collecting N-wells; computer-aided design tool; dedicated CAD framework; equivalent circuit; high voltage circuits; low voltage circuits; minority carrier propagation; smart power integrated circuit; substrate noise modeling; substrate parasitic currents; substrate parasitic extraction; Doping; Integrated circuit modeling; Layout; SPICE; Solid modeling; Substrates; Three-dimensional displays;
Conference_Titel :
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location :
Lisbon
DOI :
10.1109/ISCAS.2015.7168943