DocumentCode
727188
Title
An overlap-contention free true-single-phase clock dual-edge-triggered flip-flop
Author
Bonetti, Andrea ; Teman, Adam ; Burg, Andreas
Author_Institution
Telecommun. Circuits Lab. (TCL), Ecole Polytech. Fed. de Lausanne (EPFL), Lausanne, Switzerland
fYear
2015
fDate
24-27 May 2015
Firstpage
1850
Lastpage
1853
Abstract
Dual-edge-triggered (DET) synchronous operation is a very attractive option for low-power, high-performance designs. Compared to conventional single-edge synchronous systems, DET operation is capable of providing the same throughput at half the clock frequency. This can lead to significant power savings on the clock network that is often one of the major contributors to total system power. However, in order to implement DET operation, special registers need to be introduced that sample data on both clock-edges. These registers are more complex than their single-edge counterparts, and often suffer from a certain amount of clock-overlap between the main clock and the internally generated inverted clock. This overlap can cause contention inside the cell and lead to logic failures, especially when operating at scaled power supplies and under process variations that characterize nanometer technologies. This paper presents a novel, static DET flip-flop (DET-FF) with a true-single-phase clock that completely avoids clock overlap hazards by eliminating the need for an inverted clock edge for functionality. The proposed DET FF was implemented in a standard 40nm CMOS technology, showing full functionality at low-voltage operating points, where conventional DET-FFs fail. Under a near-threshold, 500mV supply voltage, the proposed cell also provides a 35% lower CK-to-Q delay and the lowest power-delay-product compared to all considered DET-FF implementations.
Keywords
CMOS digital integrated circuits; clocks; flip-flops; nanoelectronics; trigger circuits; CK-to-Q delay; CMOS technology; DET-FF; clock frequency; clock network; clock-edge; clock-overlap; complementary metal oxide semiconductor; dual-edge-triggered flip-flop; internally generated inverted clock; logic failure; nanometer technology; overlap-contention free true-single-phase clock; power saving; power-delay-product; register; scaled power supply; single-edge synchronous system; size 40 nm; static DET flip-flop; voltage 500 mV; Clocks; Delays; Inverters; Latches; Logic gates; Robustness; Synchronization;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (ISCAS), 2015 IEEE International Symposium on
Conference_Location
Lisbon
Type
conf
DOI
10.1109/ISCAS.2015.7169017
Filename
7169017
Link To Document