DocumentCode :
732270
Title :
Priority-select arbiter: An efficient round-robin arbiter
Author :
Helal, Khaled A. ; Attia, Sameh ; Ismail, Tawfik ; Mostafa, Hassan
Author_Institution :
Dept. of Electron. & Commun. Eng., Cairo Univ., Cairo, Egypt
fYear :
2015
fDate :
7-10 June 2015
Firstpage :
1
Lastpage :
4
Abstract :
Round robin arbiter (RRA) is a critical block in nowadays designs. It is widely found in System-on-chips and Network-on-chips. The need of an efficient RRA has increased extensively as it is a limiting performance block. In this paper, we deliver a comparative review between different RRA architectures found in literature. We also propose a novel efficient RRA architecture. The FPGA implementation results of the previous RRA architectures and our proposed one are given, that show the improvements of the proposed RRA.
Keywords :
asynchronous circuits; field programmable gate arrays; FPGA; priority-select arbiter; round-robin arbiter; Field programmable gate arrays; Multiplexing; Ports (Computers); Switches; System-on-chip; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2015 IEEE 13th International
Conference_Location :
Grenoble
Type :
conf
DOI :
10.1109/NEWCAS.2015.7182062
Filename :
7182062
Link To Document :
بازگشت