DocumentCode
73244
Title
A Sub-0.3 V Area-Efficient L-Shaped 7T SRAM With Read Bitline Swing Expansion Schemes Based on Boosted Read-Bitline, Asymmetric-V
Read-Port, and Offset Cell VDD Bi
Author
Meng-Fan Chang ; Ming-Pin Chen ; Lai-Fu Chen ; Shu-Meng Yang ; Yao-Jen Kuo ; Jui-Jen Wu ; Hsiu-Yun Su ; Yuan-Hua Chu ; Wen-Ching Wu ; Tzu-Yi Yang ; Yamauchi, Hiroyuki
Author_Institution
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume
48
Issue
10
fYear
2013
fDate
Oct. 2013
Firstpage
2558
Lastpage
2569
Abstract
In previous SRAM designs, reducing minimum operating voltage (VDDmin) inevitably resulted in devices with a large cell area (A). This work proposes an L-shaped 7T cell (L7T) and read-bitline (RBL) swing expansion scheme (RBL-EXPD) to minimize A*VDDmin for low-voltage applications. This L7T features an area-efficient cell layout and a read-disturb free decoupled 1T read port (RP) capable of providing a wide space for write margin improvement. The RBL-EXPD employs (1) boosted RBL (BRBL), (2) 1T-RP with asymmetric-VTH, (AV-1TRP) and (3) offset cell-VDD biasing (OFS-CVDD) to expand RBL swing in both the upward and downward directions securing both `High´ and `Low´ sensing margins. A 65 nm 256-row 32 Kb L7T SRAM macro-fabricated using BRBL and AVTH-RP achieved a 260 mV VDDmin. The resulting A*VDDmin is ~50% lower than that of conventional 8T SRAM devices.
Keywords
SRAM chips; hot carriers; low-power electronics; SRAM designs; area-efficient cell layout; boosted read-bitline; decoupled 1T read port; hot carrier injection; memory size 32 KByte; read bitline swing expansion scheme; size 65 nm; voltage 0.3 V; voltage 260 mV; Clamps; Hot carrier injection; Layout; SRAM cells; Sensors; Transistors; Bit-line swing; SRAM; hot carrier injection; low voltage; read-port;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2013.2273835
Filename
6575157
Link To Document