Title :
Systolic Gaussian Normal Basis Multiplier Architectures Suitable for High-Performance Applications
Author :
Azarderakhsh, Reza ; Kermani, Mehran Mozaffari ; Bayat-Sarmadi, Siavash ; Chiou-Yng Lee
Author_Institution :
Dept. of Comput. Eng., Rochester Inst. of Technol., Rochester, NY, USA
Abstract :
Normal basis multiplication in finite fields is vastly utilized in different applications, including error control coding and the like due to its advantageous characteristics and the fact that squaring of elements can be obtained without hardware complexity. In this brief, we present decomposition algorithms to develop novel systolic structures for digit-level Gaussian normal basis multiplication over GF(2m). The proposed architectures are suitable for high-performance applications, which require fast computations in finite fields with high throughputs. We also present the results of our application-specific integrated circuit synthesis using a 65-nm standard-cell library to benchmark the effectiveness of the proposed systolic architectures. The presented architectures for multiplication can result in more efficient and high-performance VLSI systems.
Keywords :
Galois fields; application specific integrated circuits; digital arithmetic; multiplying circuits; parallel algorithms; Galois field; application specific integrated circuit synthesis; decomposition algorithms; digit level Gaussian normal basis multiplication; error control coding; finite field computation; high performance applications; size 65 nm; systolic Gaussian normal basis multiplier architectures; Application specific integrated circuits; Clocks; Complexity theory; Computer architecture; Gaussian processes; Hardware; Very large scale integration; Cryptography; Gaussian normal basis (GNB); security; systolic architecture;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2345774