• DocumentCode
    742287
  • Title

    An 8 GHz First-Order Frequency Synthesizer for Low-Power On-Chip Clock Generation

  • Author

    Saeedi, Saman ; Emami-Neyestanak, Azita

  • Author_Institution
    Dept. of Electr. Eng., California Inst. of Technol., Pasadena, CA, USA
  • Volume
    50
  • Issue
    8
  • fYear
    2015
  • Firstpage
    1848
  • Lastpage
    1860
  • Abstract
    This paper presents a low-power first-order frequency synthesizer architecture suitable for high-speed on-chip clock generation. The proposed design features an architecture combining an LC quadrature voltage-controlled oscillator (VCO), two sample-and-holds, a phase interpolator, digital coarse-tuning and rotational frequency detection for fine-tuning. Similar to multiplying delay-locked loops (MDLLs), this architecture limits jitter accumulation to one reference cycle, as jitter during one reference cycle does not contribute to the next reference cycles. Also, instead of using multiplexer switches commonly employed in MDLLs, the reference clock edge is injected by phase interpolation to support higher frequencies and lower jitter. Functionality of the frequency synthesizer is validated between 8-9.5 GHz, LC VCO´s range of operation. First-order dynamic of the acquisition has been analyzed and demonstrated through measurement. The output clock at 8 GHz has an integrated rms jitter of 490 fs, peak-to-peak periodic jitter of 2.06 ps and total rms jitter of 680 fs. Different components of jitter have been analyzed and separate measurements have been done to support the analysis. The reference spurs are measured to be -64.3 dB below the carrier frequency. At 8 GHz the system consumes 2.49 mW from a 1 V supply.
  • Keywords
    clocks; delay lock loops; frequency synthesizers; interpolation; low-power electronics; sample and hold circuits; voltage-controlled oscillators; LC VCO; LC quadrature voltage-controlled oscillator; MDLL; digital coarse-tuning; fine-tuning; first-order frequency synthesizer; frequency 8 GHz to 9.5 GHz; high-speed on-chip clock generation; low-power on-chip clock generation; multiplexer switches; multiplying delay-locked loops; phase interpolator; power 2.49 mW; reference clock; rotational frequency detection; sample-and-hold; voltage 1 V; Clocks; Frequency synthesizers; Jitter; Noise; Phase locked loops; Time-frequency analysis; Voltage-controlled oscillators; Clock generation; clock multiplier; frequency synthesizer; interpolation; phase-locked loop (PLL); quadrature;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2015.2424984
  • Filename
    7106541