Title :
Area-Efficient Fixed-Width Squarer With Dynamic Error-Compensation Circuit
Author_Institution :
Dept. of Electron. Eng., Chang Gung Univ., Taoyuan, Taiwan
Abstract :
This brief proposes a dynamic error-compensation circuit for a fixed-width squarer based on the Booth-folding technique. According to the expected value of the partial product through the Booth encoder, a closed form of the compensated value can be derived, including column information that can be used to improve accuracy. The proposed compensation circuit was derived using a mathematical probability model, which means that it is easily implemented for bit lengths of 32, 64, and longer. Implemented using the Taiwan Semiconductor Manufacturing Company Ltd. 0.18- μm CMOS process, the proposed 32-bit squarer achieved an operation frequency of 50 MHz and a gate count of 3.7 k. Compared with previous solutions, the proposed squarer achieves the best tradeoff between area efficiency, cost, and accuracy.
Keywords :
CMOS integrated circuits; digital signal processing chips; error compensation; mathematical analysis; probability; CMOS; Taiwan Semiconductor Manufacturing Company Ltd; area-efficient fixed-width squarer; booth encoder; booth-folding technique; dynamic error-compensation circuit; frequency 50 MHz; mathematical probability model; size 0.18 mum; Accuracy; Arrays; Circuits and systems; Delays; Finite wordlength effects; Signal to noise ratio; Booth folding technique; Booth-folding technique; Fixed-width squarer; dynamic error compensation; dynamic error-compensation; fixed-width squarer; probability theory;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2015.2435752