DocumentCode
74454
Title
Kernel-Based Circuit Partition Approach to Mitigate Combinational Logic Soft Errors
Author
Mahatme, N.N. ; Gaspard, N.J. ; Assis, T. ; Chatterjee, I. ; Loveless, T.D. ; Bhuva, B.L. ; Robinson, William H. ; Massengill, Lloyd W. ; Wen, S.-J. ; Wong, Rita
Author_Institution
Freescale Seemiconductor, Austin, TX, USA
Volume
61
Issue
6
fYear
2014
fDate
Dec. 2014
Firstpage
3274
Lastpage
3281
Abstract
With the emphasis on low-power design, achieving soft error reliability in combinational logic circuits is extremely challenging. In this work, a circuit partitioning technique is used to minimize dynamic power consumption and to mitigate combinational logic soft errors. This work shows that for certain circuits, reduction in both power and combinational logic soft errors is simultaneously achievable. This is accomplished by partitioning the circuit so that the effective soft error cross section decreases and idle sub-circuits can be disabled to save power. The proposed method was evaluated experimentally using a 4-bit comparator fabricated at the 20-nm bulk CMOS technology node. With the application of the proposed technique, the alpha particle logic error cross section decreases by 30% compared to a baseline conventional circuit design. Dynamic power reduction of up to 50% is also seen for example circuits.
Keywords
CMOS logic circuits; combinational circuits; comparators (circuits); integrated circuit reliability; logic design; low-power electronics; radiation hardening (electronics); alpha particle logic error cross section; bulk CMOS technology node; circuit partitioning technique; combinational logic circuits; combinational logic soft error mitigation; comparator; dynamic power consumption minimization; dynamic power reduction; effective soft error cross section; idle sub-circuits; kernel-based circuit partition approach; low-power design; size 20 nm; soft error reliability; word length 4 bit; Kernel; Logic circuits; Logic gates; Low-power electronics; Multiplexing; Power demand; Shift registers; Single event upsets; Combinational logic mitigation; kernel-based partition; low-power design;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.2014.2370057
Filename
6973052
Link To Document