• DocumentCode
    74830
  • Title

    PN-Assisted Deterministic Digital Background Calibration of Multistage Split-Pipelined ADC

  • Author

    Sarkar, Sudipta ; Yuan Zhou ; Elies, Brian ; Yun Chiu

  • Author_Institution
    Analog & Mixed-Signal Lab., Univ. of Texas at Dallas, Richardson, TX, USA
  • Volume
    62
  • Issue
    3
  • fYear
    2015
  • fDate
    Mar-15
  • Firstpage
    654
  • Lastpage
    661
  • Abstract
    A digital background calibration technique to treat capacitor mismatch, residue gain error, and nonlinearity in a pipelined ADC based on the split-ADC architecture is reported. Although multiple works have been reported before on the split- calibration of pipelined ADCs, none of them is comprehensive, i.e., capacitor mismatch, residue gain error, and nonlinearity are never treated in one work at the same time. We, also for the first time, recognize the multistage pipelined ADC with residue nonlinearity calibration as a Nonlinear Least Squares problem. Behavioral simulation results demonstrate the efficacy of the technique, in which the SNDR and SFDR performance of a 15-bit split-pipelined ADC are improved from 42 dB and 50 dB to 88 dB and 102 dB on average, respectively.
  • Keywords
    analogue-digital conversion; calibration; least squares approximations; PN-assisted deterministic digital background calibration; capacitor mismatch; multistage split-pipelined ADC; nonlinear least squares problem; residue gain error; residue nonlinearity calibration; Calibration; Capacitors; Least squares approximations; Pipelines; Polynomials; Vectors; Analog-to-digital conversion; background digital calibration; linear least squares; nonlinear least squares; pipelined ADC; split ADC;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2014.2373032
  • Filename
    7047194