DocumentCode :
756365
Title :
Numerical Study of Flicker Noise in p-Type  \\hbox {Si}_{0.7}\\hbox {Ge}_{0.3}/\\hbox {Si} Heterostructure MOSFETs
Author :
Chen, Chia-Yu ; Liu, Yang ; Dutton, Robert W. ; Sato-Iwanaga, Junko ; Inoue, Akira ; Sorada, Haruyuki
Author_Institution :
Center for Integrated Syst., Stanford Univ., Stanford, CA
Volume :
55
Issue :
7
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
1741
Lastpage :
1748
Abstract :
Device-level simulation capabilities have been developed to investigate low-frequency noise behavior in p-type Si0.7Ge0.3/Si heterostructure MOS (SiGe p-HMOS) transistors. The numerical model is based on the impedance field method; it accounts for a trap-induced carrier number fluctuation, a layer-dependent correlated mobility fluctuation, and a Hooge mobility fluctuation in the buried and parasitic surface channels, respectively. Simulations based on such models have been conducted for SiGe p-HMOS transistors, and the results have been carefully correlated with experimental data. Quantitative agreement has been obtained in terms of the noise level dependence on gate biases, drain currents, and body biases, revealing the important role of the dual channels in the low-frequency noise behavior of SiGe p-HMOS devices.
Keywords :
Ge-Si alloys; MOSFET; elemental semiconductors; flicker noise; silicon; Hooge mobility fluctuation; Si0.7Ge0.3-Si; drain currents; flicker noise; gate biases; heterostructure MOSFETs; low-frequency noise; parasitic surface channels; trap-induced carrier number fluctuation; 1f noise; Circuit noise; Fluctuations; Germanium silicon alloys; Low-frequency noise; MOSFETs; Numerical models; Scattering; Silicon germanium; Surface impedance; 1/f noise; Flicker noise; MOSFETs; SiGe; heterostructure;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2008.925329
Filename :
4545029
Link To Document :
بازگشت