DocumentCode :
759707
Title :
Defect reduction in Cu dual damascene process using short-loop test structures
Author :
Nagaishi, Hiroshi ; Fukui, Munetoshi ; Asakura, Hisao ; Sugimoto, Aritoshi
Author_Institution :
Renesas Technol. Corp., Ibaraki, Japan
Volume :
16
Issue :
3
fYear :
2003
Firstpage :
446
Lastpage :
451
Abstract :
This paper outlines the defect reduction measures performed during the development of a 130-nm Cu dual-damascene process. The test methodology, using short-loop test structures, included defect tracing, overlaying defect data and electrical measurement data, physical analyses based on these results, and analyses of defect size distribution. While the defect size distributions for large-scale integration processes are considered to depend on x-k, the distribution for the Cu dual-damascene process is found to be different and is instead characterized by a cumulative distribution described by the composition of several Lorentzian functions. Using these procedures, defect densities were successfully reduced by 50% in half the time taken previously and without the need for actual products.
Keywords :
VLSI; copper; inspection; integrated circuit metallisation; integrated circuit testing; 130 nm; Cu; Cu dual-damascene process; IC metallization; Lorentzian functions; cumulative distribution; defect reduction measures; defect size distribution; defect tracing; electrical measurement data; overlaying defect data; short-loop test structures; test methodology; Data analysis; Electric variables measurement; Large scale integration; Optical microscopy; Performance evaluation; Pollution measurement; Scanning electron microscopy; Size measurement; Testing; Wiring;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2003.815622
Filename :
1219492
Link To Document :
بازگشت