• DocumentCode
    760822
  • Title

    An Efficient Pre-Traceback Architecture for the Viterbi Decoder Targeting Wireless Communication Applications

  • Author

    Gang, Yao ; Erdogan, Ahmet T. ; Arslan, Tughrul

  • Author_Institution
    Edinburgh Univ.
  • Volume
    53
  • Issue
    9
  • fYear
    2006
  • Firstpage
    1918
  • Lastpage
    1927
  • Abstract
    A large portion of silicon area and the energy consumed by the Viterbi decoder (VD) is dedicated to the survivor memory and the access operations associated with it. In this work, an efficient pre-traceback architecture for the survivor-path memory unit (SMU) of high constraint length VD targeting wireless communication applications is proposed. Compared to the conventional traceback approach which is based on three kinds of memory access operations: decision bits write, traceback read, and decode read, the proposed architecture exploits the inherent parallelism between the decision bit write and decode traceback operation by introducing pre-traceback operation. Consequently, the proposed pre-traceback approach reduces the survivor memory read operations by 50%. As a result of the reduction of the memory access operations, compared to the conventional 2-pointer traceback algorithm, the size of the survivor memory as well as the decoding latency is reduced by as much as 25%. Implementation results show that the pre-traceback architecture achieves up to 11.9% energy efficiency and 21.3% area saving compared to the conventional traceback architecture for typical wireless applications
  • Keywords
    Viterbi decoding; wireless channels; Viterbi decoder; decision bit write; decode traceback operation; memory access operation; pre-traceback architecture; survivor memory; survivor-path memory unit; wireless communication application; Delay; Energy consumption; Energy efficiency; Error correction; GSM; Maximum likelihood decoding; Read-write memory; Silicon; Viterbi algorithm; Wireless communication; Survivor-path memory unit (SMU); Viterbi decoder (VD); traceback;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2006.881187
  • Filename
    1703777