DocumentCode :
762896
Title :
Bit-level systolic imlementation of 1D and 2D discrete wavelet transform [imlementation read as implementation]
Author :
Nayak, S.S.
Author_Institution :
Dept. of Phys., S.K.C.G. Coll., Orissa, India
Volume :
152
Issue :
1
fYear :
2005
Firstpage :
25
Lastpage :
32
Abstract :
The author presents a systolic array architecture for VLSI implementation of the one-dimensional discrete wavelet transform (DWT) which computes both high- and low-pass frequency coefficients in the same clock cycle. The architecture is simple, modular and cascadable for computation of one- or multidimensional DWTs. It needs 62% fewer registers than existing architecture, and the hardware utilisation of the proposed structure is very high. Two systolic architectures are presented for bit-level VLSI implementation of 1D and 2D DWT. Matrix transposition is avoided in the systolic architecture for bit-level VLSI implementation of 2D DWTs.
Keywords :
VLSI; discrete wavelet transforms; integrated circuit design; matrix algebra; systolic arrays; 1D discrete wavelet transform; 2D discrete wavelet transform; bit-level VLSI implementation; bit-level systolic implementation; clock cycle; hardware utilisation; high-pass frequency coefficient; low-pass frequency coefficient; matrix transposition; multidimensional DWT; systolic array architecture;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20040745
Filename :
1413677
Link To Document :
بازگشت