• DocumentCode
    768180
  • Title

    Efficient BIST scheme for A/D converters

  • Author

    Kim, K. ; Kim, Yun-Jung ; Shin, Y.-S. ; Song, D. ; Kang, S.

  • Author_Institution
    Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
  • Volume
    152
  • Issue
    6
  • fYear
    2005
  • Firstpage
    597
  • Lastpage
    604
  • Abstract
    As SOC and complex systems usually include analogue IPs, it becomes more important to test analogue devices efficiently. The reason for this is that analogue testing for high quality requires substantial testing costs although the analogue portion in a whole chip or in a system is usually very small. In the paper, an efficient low-cost built-in self-test (BIST) scheme is developed for testing A/D converters. The key ideas are to use a triangular wave as a test input signal and to analyse the output response for functional testing. In order to perform functional testing, new fault models called successive value, oscillation and bit faults are proposed. Testing these faults guarantees the quality of A/D converters. For experimental results, a /spl Delta/-/spl Sigma/ A/D converter and a pipeline A/D converter are used. The results show that the new BIST scheme is very efficient in terms of fault coverage and hardware overhead.
  • Keywords
    analogue-digital conversion; built-in self test; fault diagnosis; integrated circuit testing; /spl Delta/-/spl Sigma/ A/D converter; A/D converters; BIST scheme; analogue testing; bit faults; fault models; functional testing; low-cost built-in self-test scheme; oscillation faults; pipeline A/D converter; successive value faults; triangular wave;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices and Systems, IEE Proceedings
  • Publisher
    iet
  • ISSN
    1350-2409
  • Type

    jour

  • DOI
    10.1049/ip-cds.20041171
  • Filename
    1561691