• DocumentCode
    774271
  • Title

    Effects of technology mapping on fault-detection coverage in reprogrammable FPGAs

  • Author

    Kwiat, K. ; Debany, W. ; Hariri, S.

  • Author_Institution
    Rome Lab., RL/ERDA, NY, USA
  • Volume
    142
  • Issue
    6
  • fYear
    1995
  • fDate
    11/1/1995 12:00:00 AM
  • Firstpage
    407
  • Lastpage
    410
  • Abstract
    Although field-programmable gate arrays (FPGAs) are tested by their manufacturers prior to shipment, they are still susceptible to failures in the field. In this paper test vectors generated for the emulated (i.e. mission) circuit are fault-simulated on two different models: the original view of the circuit, and the design as it is mapped to the FPGA´s logic cells. Faults in the cells and in the programming logic are considered. Experiments show that this commonly-used approach fails to detect most of the faults in the FPGA
  • Keywords
    fault location; field programmable gate arrays; fault simulation; fault-detection coverage; field-programmable gate arrays; programming logic; reprogrammable FPGAs; technology mapping effects; test vectors;
  • fLanguage
    English
  • Journal_Title
    Computers and Digital Techniques, IEE Proceedings -
  • Publisher
    iet
  • ISSN
    1350-2387
  • Type

    jour

  • DOI
    10.1049/ip-cdt:19952234
  • Filename
    487913