• DocumentCode
    774342
  • Title

    Less expensive test pattern generation technique

  • Author

    Abd-El-Barr, M.H. ; McCrosky, C. ; Li, W.

  • Author_Institution
    Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
  • Volume
    143
  • Issue
    1
  • fYear
    1996
  • fDate
    1/1/1996 12:00:00 AM
  • Firstpage
    17
  • Lastpage
    22
  • Abstract
    A new source of computational saving for test pattern generation (i.e. information reusing) is presented. Combined with a fault simulator based on the critical path tracing method, the proposed technique can make full use of the test pattern information generated from last pattern to derive a set of new tests by means of critical path transitions. Based on this technique, fault propagation procedure is no longer required in the subsequent pattern generation process. The technique also leads to a simplified line justification procedure. Sufficient conditions for critical path transitions are given to guarantee the effectiveness derived tests and the correctness transitions. Experiments using the ISCAS-85 benchmark circuits show that, when the technique is used with a deterministic test pattern generation algorithm (DTPG), computational cost is greatly reduced without a substantial increase in test length
  • Keywords
    logic CAD; logic testing; software reusability; ISCAS-85 benchmark circuit; computational cost; critical path tracing; fault simulator; information reusing; line justification; pattern generation; test pattern generation;
  • fLanguage
    English
  • Journal_Title
    Computers and Digital Techniques, IEE Proceedings -
  • Publisher
    iet
  • ISSN
    1350-2387
  • Type

    jour

  • DOI
    10.1049/ip-cdt:19960065
  • Filename
    487920