DocumentCode :
77552
Title :
A Harmonic Class-C CMOS VCO-Based on Low Frequency Feedback Loop: Theoretical Analysis and Experimental Results
Author :
Perticaroli, Stefano ; Dal Toso, Stefano ; Palma, Francis
Author_Institution :
Dept. of Inf., Sapienza Univ. di Roma, Rome, Italy
Volume :
61
Issue :
9
fYear :
2014
fDate :
Sept. 2014
Firstpage :
2537
Lastpage :
2549
Abstract :
A novel harmonic Class-C CMOS VCO architecture with improved phase noise performance and power efficiency is presented in this paper. The VCO is based on the widely adopted topology consisting in a crossed pair of NMOS devices refilling a symmetric resonator with a center tapered inductor and biased by a top PMOS current generator. The Class-C operation mode is obtained through a low frequency feedback loop constituted by an operational transconductance amplifier operating the difference between the inductor center tap voltage and a reference voltage, pushing gate polarization voltage of VCO crossed pair devices well below their threshold voltage. The Class-C VCO achieves a theoretical 2.9 dB phase noise improvement compared to the standard differential-pair LC-tank oscillator for the same current consumption. A prototype of the VCO is implemented in a standard RF 55 nm CMOS technology and compared to both a standard and an optimized VCO implemented in the same technology. All these VCOs share a copy of a unique resonator. The Class-C VCO is tunable over the frequency band 6.5-7.8 GHz and displaying an average phase noise lower than -127 dBc/Hz @ 1 MHz offset with a power consumption of 18 mW, for a state-of-the-art figure-of-merit of -187 dBc/Hz @ 1 MHz and -191 dBc/Hz @ 10 MHz offsets, respectively.
Keywords :
CMOS analogue integrated circuits; MMIC oscillators; field effect MMIC; harmonic oscillators (circuits); operational amplifiers; phase noise; voltage-controlled oscillators; NMOS devices; VCO crossed pair devices; center tapered inductor; class-C operation mode; current consumption; differential-pair LC-tank oscillator; frequency 6.5 GHz to 7.8 GHz; harmonic class-C CMOS VCO architecture; inductor center tap voltage; low frequency feedback loop; operational transconductance amplifier; phase noise performance; power 18 mW; power efficiency; pushing gate polarization voltage; reference voltage; size 55 nm; standard RF CMOS technology; symmetric resonator; threshold voltage; top PMOS current generator; Capacitors; Feedback loop; Harmonic analysis; Inductors; Logic gates; Voltage-controlled oscillators; Class-C; impulse sensitivity function; phase noise; radio frequency integrated circuits (RFICs); time-varying bias architectures; voltage controlled oscillators (VCOs);
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2332268
Filename :
6847249
Link To Document :
بازگشت