• DocumentCode
    777761
  • Title

    A Power-Efficient Configurable Low-Complexity MIMO Detector

  • Author

    Huang, Chien-Jen ; Yu, Chung-Wen ; Ma, Hsi-Pin

  • Author_Institution
    Dept. of Electr. Eng., Nat. Tsing HuaUniversity, Hsinchu
  • Volume
    56
  • Issue
    2
  • fYear
    2009
  • Firstpage
    485
  • Lastpage
    496
  • Abstract
    In this paper, we propose a power-efficient configurable multiple-input-multiple-output (MIMO) detector, supporting QPSK, 16-QAM, and 64-QAM with low complexity. The approach divides a large MIMO detector into two subsystems: a core detector and a residual detector. The core detector, a low-cost 2 times 2 V-BLAST with ML detector, is used to detect the first two significant outputs. This detector not only efficiently increases the reliability of the entire MIMO detector through its ML performance in mitigating error propagation but also reduces the computational complexity by its search space reduction capability to decrease the computation from O(C 2<) to O(C) (C is the constellation size). The residual detector is an ordered successive interference cancellation (OSIC) detector that detects the rest outputs. The results of bit-error-rate simulations demonstrate that the proposed detector significantly outperforms the OSIC detector. Furthermore, two complete ASIC implementations fabricated by 0.13- mu m 1P8M CMOS technology are presented. We show that the proposed detector, which is configurable from 2 times 2 to 6 times 4 MIMO configurations, has the lowest complexity compared to other fabricated works with 64-QAM demodulation. Moreover, the measured normalized power efficiency of 3.8 Mb/s/mW is shown to be the most power-efficient design compared with the designs of other fabricated works.
  • Keywords
    CMOS integrated circuits; MIMO communication; application specific integrated circuits; computational complexity; error statistics; interference suppression; quadrature amplitude modulation; ASIC implementations; CMOS technology; MIMO detector; QAM; QPSK; V-BLAST; bit-error-rate simulations; computational complexity; error propagation; multiple-input-multiple-output; ordered successive interference cancellation; residual detector; Configurable; V-BLAST with ML detector (V-ML); error propagation; multiple-input–multiple-output (MIMO); ordered successive interference cancellation (OSIC);
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2008.2001368
  • Filename
    4555257