• DocumentCode
    779000
  • Title

    Delay optimization of carry-skip adders and block carry-lookahead adders using multidimensional dynamic programming

  • Author

    Chan, Pak K. ; Schlag, Martine D F ; Thomborson, Clark D. ; Oklobdzija, Vojin G.

  • Author_Institution
    Dept. of Comput. Eng., California Univ., Santa Cruz, CA, USA
  • Volume
    41
  • Issue
    8
  • fYear
    1992
  • fDate
    8/1/1992 12:00:00 AM
  • Firstpage
    920
  • Lastpage
    930
  • Abstract
    The worst-case carry propagation delays in carry-skip adders and block carry-lookahead adders depend on how the full adders are grouped structurally together into blocks as well as the number of levels. The authors report on a multidimensional dynamic programming paradigm for configuring these two adders to attain minimum latency. Previous methods are applicable only to very limited delay models that do not guarantee a minimum latency configuration. Under the delay model, critical path delay is calculated not only taking into account the intrinsic gate delays, but also the fanin and fanout contributions
  • Keywords
    adders; carry logic; digital arithmetic; dynamic programming; block carry-lookahead adders; carry-skip adders; critical path delay; delay optimisation; fanin; fanout; gate delays; minimum latency; multidimensional dynamic programming; worst-case carry propagation delays; Computer science; Design optimization; Digital arithmetic; Dynamic programming; Helium; Multidimensional systems; Propagation delay; Semiconductor device modeling; Testing; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/12.156534
  • Filename
    156534