DocumentCode
779874
Title
Low-power systolic array processor architecture for FSBM video motion estimation
Author
Jiang, Mian ; Crookes, D. ; Davidson, S. ; Turner, Richard
Author_Institution
Sch. of Electr. Eng., Queen´s Univ. Belfast
Volume
42
Issue
20
fYear
2006
fDate
9/28/2006 12:00:00 AM
Firstpage
1146
Lastpage
1147
Abstract
A novel power-efficient systolic array architecture is proposed for full search block matching (FSBM) motion estimation, where the partial distortion elimination algorithm is used to dynamically switch off the computation of eliminated partial candidate blocks. The RTL-level simulation shows that the proposed architecture can reduce the power consumption of the computation part of the algorithm to about 60% of that of the conventional 2D systolic arrays
Keywords
digital signal processing chips; image matching; low-power electronics; motion estimation; systolic arrays; video signal processing; 2D systolic arrays; FSBM video motion estimation; RTL-level simulation; full search block matching motion estimation; partial distortion elimination algorithm; power consumption; systolic array processor architecture;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el:20061972
Filename
1706025
Link To Document