DocumentCode
780288
Title
Fast-acquisition PLL synthesizer using a parallel N-stage cycle swallower with low power consumption and low phase noise
Author
Saba, Takahiko ; Park, Duk-Kyu ; Mori, Shinsaku
Author_Institution
Dept. of Electr. Eng., Keio Univ., Yokohama, Japan
Volume
44
Issue
2
fYear
1995
fDate
5/1/1995 12:00:00 AM
Firstpage
296
Lastpage
303
Abstract
A phase-locked loop (PLL) frequency synthesizer with an N-stage cycle swallower (NSCS) is one of the fastest frequency switching synthesizers, but the use of the NSCS results in high power consumption and phase noise in the UHF band. This paper elucidates these problems and proposes a fast-acquisition PLL synthesizer using a novel type of NSCS with low power consumption and low phase noise. Experimental results confirm that the use of a parallel NSCS and a prescalar results in greatly reduced power consumption and phase noise
Keywords
frequency hop communication; frequency synthesizers; phase locked loops; phase noise; power consumption; radio equipment; switching circuits; UHF band; experimental results; fast frequency hopping; fast-acquisition PLL synthesizer; frequency switching synthesizers; high speed switching; low phase noise; low power consumption; parallel N-stage cycle swallower; phase-locked loop; prescalar; Bandwidth; Communication switching; Energy consumption; Filters; Frequency conversion; Frequency synthesizers; Mobile communication; Phase locked loops; Phase noise; Signal generators;
fLanguage
English
Journal_Title
Vehicular Technology, IEEE Transactions on
Publisher
ieee
ISSN
0018-9545
Type
jour
DOI
10.1109/25.385922
Filename
385922
Link To Document