• DocumentCode
    784131
  • Title

    Background calibration techniques for multistage pipelined ADCs with digital redundancy

  • Author

    Li, Jipeng ; Moon, Un-Ku

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR, USA
  • Volume
    50
  • Issue
    9
  • fYear
    2003
  • Firstpage
    531
  • Lastpage
    538
  • Abstract
    The proposed digital background calibration scheme, applicable to multistage (pipelined or algorithmic/cyclic) analog-to-digital converters (ADCs), corrects the linearity errors resulting from capacitor mismatches and finite opamp gain. A high-accuracy calibration is achieved by recalculating the digital output based on each stage´s equivalent radix. The equivalent radices are extracted in the background by using a digital correlation method. The proposed calibration technique takes advantage of the digital redundancy architecture inherent to most pipelined ADCs. In the proposed method, the SNR is not degraded from the pseudorandom noise sequence injected into the system. A two-channel ADC architecture with negligible overhead is also proposed to significantly improve the efficiency of the digital correlation. Simulation results confirm that 16-bit linearity can be achieved after calibration for an ADC with σ=0.1% capacitor mismatches and 60 dB opamp gain.
  • Keywords
    analogue-digital conversion; calibration; error correction; interference suppression; pipeline processing; redundancy; SNR; algorithmic ADCs; capacitor mismatches; cyclic ADCs; digital background calibration scheme; digital correlation method; digital redundancy; finite opamp gain; high-accuracy calibration; interference cancelling; linearity errors; multistage pipelined ADCs; pseudorandom noise sequence; radix-based calibration; two-channel ADC architecture; Analog-digital conversion; Calibration; Capacitors; Correlation; Degradation; Error correction; Gain; Linearity; Redundancy; Signal to noise ratio;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1057-7130
  • Type

    jour

  • DOI
    10.1109/TCSII.2003.816921
  • Filename
    1232528