DocumentCode
793615
Title
A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration
Author
Liu, Hung-Chih ; Lee, Zwei-Mei ; Wu, Jieh-Tsorng
Author_Institution
Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Taiwan, Taiwan
Volume
40
Issue
5
fYear
2005
fDate
5/1/2005 12:00:00 AM
Firstpage
1047
Lastpage
1056
Abstract
This study presents a 15-b 40-MS/s switched-capacitor CMOS pipelined analog-to-digital converter (ADC). High resolution is achieved by using a correlation-based background calibration technique that can continuously monitor the transfer characteristics of the critical pipeline stages and correct the digital output codes accordingly. The calibration can correct errors associated with capacitor mismatches and finite opamp gains. The ADC was fabricated using a 0.25-μm 1P5M CMOS technology. Operating at a 40-MS/s sampling rate, the ADC attains a maximum signal-to-noise-plus-distortion ratio of 73.5 dB and a maximum spurious-free-dynamic-range of 93.3 dB. The chip occupies an area of 3.8×3.6 mm2, and the power consumption is 370 mW with a single 2.5-V supply.
Keywords
CMOS integrated circuits; analogue-digital conversion; calibration; mixed analogue-digital integrated circuits; switched capacitor networks; 0.25 micron; 2.5 V; 370 mW; CMOS technology; analog-digital conversion; capacitor mismatch; correlation-based background calibration technique; critical pipeline stages; digital background calibration; digital output codes; finite opamp gain; mixed analog-digital integrated circuits; pipelined analog-to-digital converter; switched capacitor; Analog-digital conversion; CMOS technology; Calibration; Capacitors; Error correction; Linearity; Pipelines; Sampling methods; Switching converters; Voltage; Analog–digital conversion; calibration; mixed analog–digital integrated circuits;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2005.845986
Filename
1425712
Link To Document