DocumentCode :
795568
Title :
Analogue squarer and multiplier based on MOS square-law characteristic
Author :
Liu, S.-I. ; Wei, D.-J.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
32
Issue :
6
fYear :
1996
fDate :
3/14/1996 12:00:00 AM
Firstpage :
541
Lastpage :
542
Abstract :
A simple CMOS squarer based on MOS square-law characteristic is presented. This circuit was fabricated in a 0.8 μm single-poly double-metal n-well CMOS process. Experimental results show that the nonlinearity of the squarer can be kept below 2% across the entire differential input voltage range of ±1 V. The total harmonic distortion is <2% with the input range up to ±0.8 V. Moreover, a four-quadrant multiplier can be also realised using the proposed squarers. The proposed circuits are expected to be useful in analogue signal-processing applications
Keywords :
CMOS analogue integrated circuits; analogue multipliers; analogue processing circuits; harmonic distortion; -1 to 1 V; 0.8 micron; MOS square-law characteristic; analogue multiplier; analogue signal-processing applications; analogue squarer; four-quadrant multiplier; n-well CMOS process; single-poly double-metal process; total harmonic distortion;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19960378
Filename :
490460
Link To Document :
بازگشت