DocumentCode :
795613
Title :
Coupling delay optimization by temporal decorrelation using dual threshold voltage technique
Author :
Kim, Ki-Wook ; Jung, Seong-Ook ; Kim, Taewhan ; Saxena, Prashant ; Liu, C.L. ; Kang, Sung-Mo
Author_Institution :
Brocade Commun. Syst. Inc., San Jose, CA, USA
Volume :
11
Issue :
5
fYear :
2003
Firstpage :
879
Lastpage :
887
Abstract :
Coupling effect due to line-to-line capacitance is of serious concern in timing analysis of circuits in ultra deep submicrometer CMOS technology. Often coupling delay is heavily dependent on temporal correlation of signal switching in relevant wires. Temporal decorrelation by shifting timing window can alleviate performance degradation induced by tight coupling. This paper presents an algorithm for minimizing circuit delay through timing window modulation in dual V/sub t/ technology. Experimental results on the ISCAS85 benchmark circuits indicate that the critical delay will be reduced significantly when low V/sub t/ is applied properly.
Keywords :
CMOS integrated circuits; circuit optimisation; decorrelation; delays; minimisation; timing; coupling delay optimization; dual threshold voltage technique; line-to-line capacitance; minimization algorithm; signal switching; temporal decorrelation; timing analysis; timing window modulation; ultra-deep-submicron CMOS circuit; CMOS technology; Capacitance; Circuit analysis; Coupling circuits; Decorrelation; Degradation; Delay; Threshold voltage; Timing; Wires;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.817111
Filename :
1234407
Link To Document :
بازگشت