DocumentCode :
797078
Title :
Single-reference multiple intermediate signature (SREMIS) analysis for BIST
Author :
Wu, Yucjian ; Ivanov, Andre
Author_Institution :
Bell-Northern Res., Ottawa, Ont., Canada
Volume :
44
Issue :
6
fYear :
1995
fDate :
6/1/1995 12:00:00 AM
Firstpage :
817
Lastpage :
825
Abstract :
Compared to single signature analysis, checking multiple intermediate signatures has many advantages, e.g., smaller aliasing, easier computation of exact fault coverage, and shorter average test time. Conventionally, checking n signatures requires n references. Storing these references and comparing them with collected signatures imposes considerable hardware requirements. In this paper, we propose a novel multiple intermediate signature analysis scheme which checks n signatures against a single reference, thus making the circuitry for checking n signatures essentially the same as that for checking only one. The cost for implementing the proposed scheme is a very small nonrecurring CPU time expenditure in the design phase with no CUT modifications. In return, the proposed scheme yields significant recurring silicon area savings as well as reduced aliasing, and consequently higher test quality. This paper also defines a property for linear compactors that guarantees the existence of an initial state that necessarily yields two identical signatures at arbitrary check points for all circuits
Keywords :
built-in self test; feedback; logic testing; shift registers; BIST; fault coverage; hardware requirements; linear compactors; silicon area savings; single signature analysis; single-reference multiple intermediate signature analysis; Built-in self-test; Central Processing Unit; Circuit faults; Circuit testing; Compaction; Costs; Hardware; Integrated circuit yield; Linear feedback shift registers; Silicon;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.391180
Filename :
391180
Link To Document :
بازگشت