DocumentCode
797959
Title
Efficient Static Compaction Techniques for Sequential Circuits Based on Reverse-Order Restoration and Test Relaxation
Author
El-Maleh, Aiman H. ; Khursheed, S.S. ; Sait, S.M.
Author_Institution
Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran
Volume
25
Issue
11
fYear
2006
Firstpage
2556
Lastpage
2564
Abstract
The authors present efficient reverse-order-restoration (ROR)-based static test compaction techniques for synchronous sequential circuits. Unlike previous ROR techniques that rely on vector-by-vector fault-simulation-based restoration of test subsequences, the authors´ technique restores test sequences based on efficient test relaxation. The restored test subsequence can be either concatenated to the compacted test sequence, as in previous approaches, or merged with it. Furthermore, it allows the removal of redundant vectors from the restored subsequences using a state traversal technique and incorporates schemes for increasing the fault coverage of restored test subsequences to achieve an overall higher level of compaction. In addition, test relaxation is used to take ROR out of saturation. Experimental results demonstrate the effectiveness of the proposed techniques
Keywords
fault simulation; integrated circuit testing; logic testing; sequential circuits; fault coverage; linear reverse-order restoration; redundant vector removal; sequential circuits; state traversal technique; static compaction techniques; test relaxation; vector-by-vector fault-simulation; Automatic test pattern generation; Circuit faults; Circuit testing; Compaction; Fault detection; Minerals; Petroleum; Sequential analysis; Sequential circuits; System testing; Fault coverage; linear reverse-order restoration (LROR); state traversal (ST); static compaction; test relaxation;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2006.873895
Filename
1715438
Link To Document