Title :
Test chip for the development and evaluation of sensors for measuring stress in metal interconnects
Author :
Terry, Jonathan G. ; Smith, Stewart ; Walton, Anthony J. ; Gundlach, Alan M. ; Stevenson, J. Tom M ; Horsfall, Alton B. ; Wang, Kai ; Santos, Jorge M M dos ; Soare, Sorin M. ; Wright, Nicholas G. ; O´Neill, Anthony G. ; Bull, Steve J.
Author_Institution :
Scottish Microelectron. Centre, Univ. of Edinburgh, UK
fDate :
5/1/2005 12:00:00 AM
Abstract :
The development of a new test chip is presented, containing structures for the direct measurement of stress in metallic interconnect layers associated with silicon integrated circuit technology. The rotation of the structures provides a simple method of differentiating between tensile and compressive stress. This test chip design has been used to fabricate working structures allowing the study of stresses in aluminum layers before and after sample sintering. The results are presented together with the design, fabrication, and measurement considerations that have arisen during the research. The problems experienced in removing the sacrificial layer material, necessary to release the structures, are discussed along with potential solutions. The sensor structure is suitable for fabrication within a CMOS facility and its inherent scalability makes it potentially suitable for in-line testing of state-of-the-art processes.
Keywords :
aluminium; integrated circuit interconnections; integrated circuit reliability; microsensors; silicon; stress measurement; Al; CMOS faculty; Si; aluminum layers; compressive stress; integrated circuit reliability; metallic interconnect layers; metallisation; sacrificial layer material; sample sintering; sensor structure; silicon integrated circuit technology; stress measurement; tensile stress; test chip; Circuit testing; Compressive stress; Fabrication; Integrated circuit interconnections; Integrated circuit measurements; Integrated circuit testing; Semiconductor device measurement; Silicon; Stress measurement; Tensile stress; Interconnect; integrated circuit reliability; metallisation; reliability; stress;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2005.845096