• DocumentCode
    799654
  • Title

    ESD implantations for on-chip ESD protection with layout consideration in 0.18-μm salicided CMOS technology

  • Author

    Ker, Ming-Dou ; Chuang, Che-Hao ; Lo, Wen-Yu

  • Author_Institution
    Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
  • Volume
    18
  • Issue
    2
  • fYear
    2005
  • fDate
    5/1/2005 12:00:00 AM
  • Firstpage
    328
  • Lastpage
    337
  • Abstract
    One method to enhance electrostatic discharge (ESD) robustness of the on-chip ESD protection devices is through process design by adding an extra "ESD implantation" mask. In this work, ESD robustness of nMOS devices and diodes with different ESD implantation solutions in a 0.18-μm salicided CMOS process is investigated by experimental testchips. The second breakdown current (It2) of the nMOS devices with these different ESD implantation solutions for on-chip ESD protection are measured by a transmission line pulse generator (TLPG). The human-body-model (HBM) and machine-model (MM) ESD levels of these devices are also investigated and compared. A significant improvement in ESD robustness is observed when an nMOS device is fabricated with both boron and arsenic ESD implantations. The ESD robustness of the N-type diode under the reverse-biased stress condition can also be improved by the boron ESD implantation. The layout consideration in multifinger MOSFETs and diodes for better ESD robustness is also investigated.
  • Keywords
    CMOS integrated circuits; MOSFET; electrostatic discharge; integrated circuit layout; ion implantation; semiconductor diodes; 0.18 micron; ESD implantations; ESD robustness; N-type diode; diodes; electrostatic discharge; human body model; layout consideration; machine model; multifinger MOSFET; nMOS devices; on-chip ESD protection; process design; salicided CMOS technology; snapback breakdown; transmission line pulse generator; Boron; CMOS process; CMOS technology; Diodes; Electrostatic discharge; MOS devices; Process design; Protection; Robustness; Testing; CMOS; ESD protection; diode; electrostatic discharge (ESD) implantation; snapback breakdown;
  • fLanguage
    English
  • Journal_Title
    Semiconductor Manufacturing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0894-6507
  • Type

    jour

  • DOI
    10.1109/TSM.2005.845100
  • Filename
    1427802