Title :
Analog PLL Design With Ring Oscillators at Low-Gigahertz Frequencies in Nanometer CMOS: Challenges and Solutions
Author :
Lakshmikumar, Kadaba R.
Author_Institution :
Conexant Syst., Red Bank, NJ
fDate :
5/1/2009 12:00:00 AM
Abstract :
This brief discusses the challenges and present techniques in designing analog phase-locked loops in nanometer CMOS. The primary challenges are the low supply voltage of 1 V or less, large gate leakage, and the high degree of process and temperature variability. The importance of tightening the free-running frequency of the oscillator in light of these challenges is highlighted first. Process and temperature compensation techniques for minimizing the variation of the free-running frequency of an oscillator are discussed. A rail-to-rail charge-pump with matched up/down currents and a capacitance multiplication technique for reducing the loop filter area are also discussed.
Keywords :
CMOS analogue integrated circuits; nanoelectronics; phase locked loops; voltage-controlled oscillators; analog PLL design; capacitance multiplication technique; gate leakage; loop filter area; low-gigahertz frequency ring oscillator; matched up-down current; nanometer CMOS; phase-locked loop; rail-to-rail charge-pump; voltage 1 V; voltage-temperature compensation; Capacitance multiplication; charge pump; loop filter; phase noise; phase-locked loop (PLL); process voltage and temperature (PVT) compensation; ring oscillator; voltage-controlled oscillator;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2009.2019171