DocumentCode
81653
Title
VLSI Implementation of a Multi-Mode Turbo/LDPC Decoder Architecture
Author
Condo, Carlo ; Martina, Maurizio ; Masera, Guido
Author_Institution
Dipt. di Elettron. e Telecomun., Politec. di Torino, Turin, Italy
Volume
60
Issue
6
fYear
2013
fDate
Jun-13
Firstpage
1441
Lastpage
1454
Abstract
Flexible and reconfigurable architectures have gained wide popularity in the communications field. In particular, reconfigurable architectures for the physical layer are an attractive solution not only to switch among different coding modes but also to achieve interoperability. This work concentrates on the design of a reconfigurable architecture for both turbo and LDPC codes decoding. The novel contributions of this paper are: i) tackling the reconfiguration issue introducing a formal and systematic treatment that, to the best of our knowledge, was not previously addressed and ii) proposing a reconfigurable NoC-based turbo/LDPC decoder architecture and showing that wide flexibility can be achieved with a small complexity overhead. Obtained results show that dynamic switching between most of considered communication standards is possible without pausing the decoding activity. Moreover, post-layout results show that tailoring the proposed architecture to the WiMAX standard leads to an area occupation of 2.75 mm2 and a power consumption of 101.5 mW in the worst case.
Keywords
VLSI; WiMax; decoding; network-on-chip; parity check codes; turbo codes; LDPC decoder architecture; VLSI implementation; WiMAX standard; dynamic switching; multimode turbo decoder architecture; power 101.5 mW; reconfigurable NoC based turbo-LDPC decoder; reconfigurable architectures; Clocks; Decoding; Iterative decoding; Routing; Standards; Switches; Flexibility; LDPC/turbo codes decoder; NoC; VLSI; wireless communications;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2012.2221216
Filename
6365775
Link To Document