DocumentCode :
819912
Title :
High-Performance High- K /Metal Planar Self-Aligned Gate-All-Around CMOS Devices
Author :
Pouydebasque, Arnaud ; Denorme, Stéphane ; Loubet, Nicolas ; Wacquez, Romain ; Bustos, Jessy ; Leverd, François ; Deloffre, Emilie ; Barnola, Sébastien ; Dutartre, Didier ; Coronel, Philippe ; Skotnicki, Thomas
Author_Institution :
Electron. & Inf. Technol. Lab., French Atomic Energy Comm. (CEA LETI) Minatec, Grenoble
Volume :
7
Issue :
5
fYear :
2008
Firstpage :
551
Lastpage :
557
Abstract :
By introducing high-K dielectrics and metal gate in our planar self-aligned gate-all-around (GAA) fabrication process, we have successfully fabricated sub-35 nm CMOS devices that exhibit high-performance drive currents (2230/1000 muA/ mum for N/ P at Vd = 1.2 V), low off-state currents (3/5 nA/mum), and excellent subthreshold characteristics. When benchmarked with other published multigate data, the results presented in this paper are proved to be among the best and underline the potential of planar self-aligned GAA devices for the 32 nm technology and below. In particular, it is demonstrated that an optimized supply voltage can bring a significant improvement in circuit time delay and power when using GAA devices.
Keywords :
CMOS integrated circuits; MOSFET; dielectric devices; permittivity; OFF-state currents; high-K dielectrics; high-performance drive currents; self-aligned gate-all-around CMOS devices; voltage 1.2 V; mosfet; Double-gate device; gate-all-around (GAA) device; ring oscillator (RO);
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2008.2002981
Filename :
4581656
Link To Document :
بازگشت