• DocumentCode
    820254
  • Title

    Low-error reduced-width Booth multipliers for DSP applications

  • Author

    Jou, Shyh-Jye ; Tsai, Meng-Hung ; Tsao, Ya-Lan

  • Author_Institution
    Dept. of Electr. Eng., Nat. Central Univ., Taiwan, Taiwan
  • Volume
    50
  • Issue
    11
  • fYear
    2003
  • Firstpage
    1470
  • Lastpage
    1474
  • Abstract
    A low-error reduced-width Booth multiplier using a proper compensation vector is proposed. The compensation vector is dependent on the input data. The compensation value will thus be adaptively adjusted when the input data are different. Design results from a 16×16 to 16 Booth multiplier show that the gate counts and critical path delay of the new reduced-width multipliers is 50.94% and 66.04% of the post-truncation reduced-width multiplier. A module generator of our proposed architecture is developed that will generate C code and Verilog code for each reduced-width multiplier. Pulse-shaping filter-system applications used in CATV transceivers show promising performance with 50.04% hardware reduction and 33.82% reduction in the critical path delay.
  • Keywords
    cable television; compensation; digital filters; digital signal processing chips; multiplying circuits; pulse shaping circuits; transceivers; C code; CATV transceiver; Verilog code; compensation vector; critical path delay; digital signal processing; hardware architecture; low-error reduced-width Booth multiplier; module generator; pulse shaping filter; Circuits; Councils; Delay effects; Digital signal processing; Energy consumption; Equations; Hardware design languages; Transceivers;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1057-7122
  • Type

    jour

  • DOI
    10.1109/TCSI.2003.817779
  • Filename
    1242845