DocumentCode
824701
Title
Systolic implementation of fixed-point state-space digital filter
Author
Tawfik, A. ; El-Guibaly, F. ; Agathoklis, P.
Author_Institution
Dept. of Electr. & Comput. Eng., Victoria Univ., BC, Canada
Volume
142
Issue
3
fYear
1995
fDate
6/1/1995 12:00:00 AM
Firstpage
193
Lastpage
199
Abstract
An efficient (in the area×time sense) systolic implementation for Nth-order state-space IIR digital filters is presented. The number of processor elements involved in the implementation is linear with respect to the filter order. All double-precision operations are localised inside the processor units and efficiently executed using novel high-speed inner-product processors. The paths between the processor elements carry single-precision data which results in reducing the communication overhead. These features combine to improve area×time performance measure without any increase in the output roundoff noise. The proposed architecture renders the state-space structures of IIR digital filter more amendable to hardware implementations. A comparison in terms of computation delay and hardware area between the suggested architecture and non-systolic parallel architecture is presented. This comparison shows that the proposed implementation provides a better performance in the area×time sense over the fully parallel architecture
Keywords
IIR filters; delays; digital arithmetic; digital filters; roundoff errors; state-space methods; systolic arrays; IIR digital filters; communication overhead; computation delay; double-precision operations; filter order; fixed-point state-space digital filter; hardware area; inner-product processors; output roundoff noise; processor elements; single-precision data; systolic implementation;
fLanguage
English
Journal_Title
Circuits, Devices and Systems, IEE Proceedings -
Publisher
iet
ISSN
1350-2409
Type
jour
DOI
10.1049/ip-cds:19951946
Filename
401294
Link To Document