DocumentCode :
828262
Title :
SILC dynamics in MOS structures subject to periodic stress
Author :
Irrera, Fernanda ; Riccò, Bruno
Author_Institution :
Dipt. di Elettronica, Rome Univ., Italy
Volume :
49
Issue :
10
fYear :
2002
fDate :
10/1/2002 12:00:00 AM
Firstpage :
1729
Lastpage :
1735
Abstract :
This work investigates stress-induced leakage current (SILC) in thin-oxide MOS capacitors subject to (quasiperiodic) ac voltage stress, under the condition of fixed charge fluence through the oxide. It shows that both trap creation and spontaneous trap annealing play a significant role when the duration of, and the time between, high-voltage pulses are comparable with characteristic times of trap dynamics. A phenomenological model is introduced that is able to accurately represent the main physical phenomena due to pulsed voltage stress under conditions of interest for unconventional programming schemes for fast programming nonvolatile memories (NVMs) with acceptable oxide degradation.
Keywords :
EPROM; MOS capacitors; interface states; leakage currents; semiconductor device models; semiconductor device reliability; SILC dynamics; fast programming nonvolatile memories; fixed charge fluence condition; high-voltage pulses; oxide degradation; phenomenological model; pulsed voltage stress; quasiperiodic ac voltage stress; reliability simulation; spontaneous trap annealing; stress-induced leakage current; thin-oxide MOS capacitors; trap creation; trap dynamics characteristic times; unconventional programming schemes; Annealing; CMOS technology; Degradation; Electron traps; Leakage current; MOS capacitors; Nonvolatile memory; Periodic structures; Stress; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2002.802671
Filename :
1036080
Link To Document :
بازگشت