DocumentCode
828447
Title
Retiming and Resynthesis: A Complexity Perspective
Author
Jiang, Jie-Hong R. ; Brayton, Robert K.
Author_Institution
Graduate Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei
Volume
25
Issue
12
fYear
2006
Firstpage
2674
Lastpage
2686
Abstract
Transformations using retiming and resynthesis operations are the most important and practical (if not the only) techniques used in optimizing synchronous hardware systems. Although these transformations have been studied extensively for over a decade, questions about their optimization capability and verification complexity are not answered fully. Resolving these questions may be crucial in developing more effective synthesis and verification algorithms. This paper settles the above two open problems. The optimization potential is resolved through a constructive algorithm which determines if two given finite state machines (FSMs) are transformable to each other via retiming and resynthesis operations. Verifying the equivalence of two FSMs under such transformations, when the history of iterative transformation is unknown, is proved to be polynomial-space-complete and hence just as hard as general equivalence checking, contrary to a common belief. As a result, we advocate a conservative design methodology for the optimization of synchronous hardware systems to ameliorate verifiability. Our analysis reveals some properties about initializing FSMs transformed under retiming and resynthesis. On the positive side, a lag-independent bound is established on the length increase of initialization sequences for FSMs under retiming. It allows a simpler incremental construction of initialization sequences compared to prior approaches. On the negative side, we show that there is no analogous transformation-independent bound when resynthesis and retiming are iterated. Nonetheless, an algorithm computing the exact length increase is presented
Keywords
circuit optimisation; finite state machines; logic CAD; FSM; finite state machines; iterative transformation; lag-independent bound; optimization potential; resynthesis operations; retiming operations; synchronous hardware systems; Algorithm design and analysis; Automata; Circuits; Design methodology; Design optimization; Hardware; History; Iterative algorithms; Polynomials; Registers; Computational complexity; equivalence verification; finite state machine (FSM); initialization sequence; resynthesis; retiming;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2006.882520
Filename
4014533
Link To Document