DocumentCode
829469
Title
Infrastructure for successful BEOL yield ramp, transfer to manufacturing, and DFM characterization at 65 nm and below
Author
Yeric, Greg ; Cohen, Ethan ; Garcia, John ; Davis, Kurt ; Salem, Esam ; Green, Gary
Author_Institution
HPL Technol., San Jose, CA, USA
Volume
22
Issue
3
fYear
2005
Firstpage
232
Lastpage
239
Abstract
The challenges presented by deep-submicron interconnect back-end-of-line (BEOL) integration continue to grow in number, complexity, and required resolution at 90 nm and 65 nm. These challenges are causing industry-wide delays in technology deployment as well as low and often unstable yields. The historically observed improvements in time to successful yield ramp and final manufacturing yield as the industry deploys new technology nodes disappeared at 90 nm. Such improvements have been significant factors in fueling the semiconductor industry´s growth. Optimized test structures are necessary to measure and analyze the causes for systematic yield loss. This article introduces a novel test structure for BEOL - an infrastructure IP for process monitoring. It also describes a method for characterizing and measuring yield ramp issues and solutions for improving silicon debug and DFM.
Keywords
design for manufacture; electronics industry; fault diagnosis; integrated circuit testing; integrated circuit yield; monolithic integrated circuits; process monitoring; back-end-of-line integration; design for manufacture; process monitoring; semiconductor industry; silicon debug; yield ramp issues; Delay; Design for manufacture; Electronics industry; Fuel processing industries; Loss measurement; Manufacturing industries; Monitoring; Semiconductor device manufacture; Silicon; System testing; BEOL; DFM; infrastructure IP; process monitoring; silicon debug; systematic yield loss; test structure;
fLanguage
English
Journal_Title
Design & Test of Computers, IEEE
Publisher
ieee
ISSN
0740-7475
Type
jour
DOI
10.1109/MDT.2005.63
Filename
1438278
Link To Document