• DocumentCode
    830264
  • Title

    Reducing power dissipation, delay, and area in logic circuits by narrowing transistors

  • Author

    Unger, Stephen H.

  • Author_Institution
    Columbia Univ., New York, NY, USA
  • Volume
    20
  • Issue
    6
  • fYear
    2003
  • Firstpage
    18
  • Lastpage
    25
  • Abstract
    An important aspect of fast CMOS logic-circuit design is transistor sizing. Designers routinely set transistor channel lengths at the minimal values the process permits (unless there is a need to introduce delay). Specification of channel widths, however, requires careful consideration and is based mainly on the capacitive load the circuit must drive and on considerations of energy dissipation and chip area. Experienced designers use heuristic techniques to help with this aspect of circuit design. Sutherland and his associates have developed a powerful systematic method called logical effort. We present a method, based on an analysis at the logic level, enables designers to identify transistors in certain logic elements whose channels can be narrowed to a minimum without incurring penalties. The logical effort method, or some other procedure, can then follow this preliminary step.
  • Keywords
    CMOS logic circuits; flip-flops; logic gates; transistor-transistor logic; CMOS logic-circuit design; capacitive load; delay; heuristic technique; logic element; logical effort method; power dissipation; transistor channel length; transistor sizing; CMOS logic circuits; Capacitance; Circuit testing; Costs; Delay effects; Energy dissipation; Logic circuits; MOSFETs; Power dissipation; Sequential circuits;
  • fLanguage
    English
  • Journal_Title
    Design & Test of Computers, IEEE
  • Publisher
    ieee
  • ISSN
    0740-7475
  • Type

    jour

  • DOI
    10.1109/MDT.2003.1246160
  • Filename
    1246160