• DocumentCode
    839719
  • Title

    Analysis and Software Implementation of a Robust Synchronizing PLL Circuit Based on the pq Theory

  • Author

    Rolim, Luís Guilherme Barbosa ; Costa, Diogo Rodrigues da ; Aredes, Maurício

  • Author_Institution
    Univ. Fed. do Rio de Janeiro
  • Volume
    53
  • Issue
    6
  • fYear
    2006
  • Firstpage
    1919
  • Lastpage
    1926
  • Abstract
    This paper presents the analysis and software implementation of a robust synchronizing circuit, i.e., phase-locked loop (PLL) circuit, designed for use in the controller of active power line conditioners. The basic problem consists of designing a PLL circuit that can track accurately and continuously the positive-sequence component at the fundamental frequency and its phase angle even when the system voltage of the bus, to which the active power line conditioner is connected, is distorted and/or unbalanced. The fundamentals of the PLL circuit are discussed. It is shown that the PLL can fail in tracking the system voltage during startup under some adverse conditions. Moreover, it is shown that oscillations caused by the presence of subharmonics can be very critical and can pull the stable point of operation synchronized to that subharmonic frequency. Oscillations at the reference input are also discussed, and the solution of this problem is presented. Finally, experimental and simulation results are shown and compared
  • Keywords
    oscillations; phase locked loops; power engineering computing; power system control; power system harmonics; synchronisation; PLL circuit; PLL software implementation; active power line conditioner controller; fundamental frequency; phase angle; phase synchronization; phase-locked loop circuit; positive-sequence component; pq theory; subharmonic frequency oscillations; system voltage; Active filters; Brazil Council; Circuits; Frequency synchronization; Phase locked loops; Power system simulation; Robustness; Static power converters; Voltage; Voltage-controlled oscillators; Phase-locked loops (PLL); phase synchronization; power systems;
  • fLanguage
    English
  • Journal_Title
    Industrial Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0046
  • Type

    jour

  • DOI
    10.1109/TIE.2006.885483
  • Filename
    4016391