DocumentCode :
845215
Title :
Analysis and equalization of data-dependent jitter
Author :
Buckwalter, James F. ; Hajimiri, Ali
Author_Institution :
California Inst. of Technol., Pasadena, CA, USA
Volume :
41
Issue :
3
fYear :
2006
fDate :
3/1/2006 12:00:00 AM
Firstpage :
607
Lastpage :
620
Abstract :
Data-dependent jitter limits the bit-error rate (BER) performance of broadband communication systems and aggravates synchronization in phase- and delay-locked loops used for data recovery. A method for calculating the data-dependent jitter in broadband systems from the pulse response is discussed. The impact of jitter on conventional clock and data recovery circuits is studied in the time and frequency domain. The deterministic nature of data-dependent jitter suggests equalization techniques suitable for high-speed circuits. Two equalizer circuit implementations are presented. The first is a SiGe clock and data recovery circuit modified to incorporate a deterministic jitter equalizer. This circuit demonstrates the reduction of jitter in the recovered clock. The second circuit is a MOS implementation of a jitter equalizer with independent control of the rising and falling edge timing. This equalizer demonstrates improvement of the timing margins that achieve 10-12 BER from 30 to 52 ps at 10 Gb/s.
Keywords :
Ge-Si alloys; MOS integrated circuits; broadband networks; clocks; delay lock loops; equalisers; error statistics; phase locked loops; pulse circuits; synchronisation; timing jitter; 10 Gbit/s; 30 to 52 ps; MOS implementation; SiGe; bit-error rate; broadband communication systems; clock recovery; data recovery circuits; data-dependent jitter; delay-locked loops; deterministic jitter equalizer; equalizer circuit implementations; frequency domain; high-speed circuits; phase-locked loops; pulse response; time domain; timing circuits; Bit error rate; Broadband communication; Circuits; Clocks; Delay; Equalizers; Frequency domain analysis; Frequency synchronization; Jitter; Silicon germanium; Data-dependent jitter; equalizer; jitter; timing circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.864119
Filename :
1599530
Link To Document :
بازگشت