• DocumentCode
    84780
  • Title

    Charge Trapping Memory Characteristics of Amorphous-Indium–Gallium–Zinc Oxide Thin-Film Transistors With Defect-Engineered Alumina Dielectric

  • Author

    Ya Li ; Yanli Pei ; Ruiqin Hu ; Zimin Chen ; Yiqiang Ni ; Jiayong Lin ; Yiting Chen ; Xiaoke Zhang ; Zhen Shen ; Jun Liang ; Bingfeng Fan ; Gang Wang ; He Duan

  • Author_Institution
    State Key Lab. of Optoelectron. Mater. & Technol., Sun Yat-sen Univ., Guangzhou, China
  • Volume
    62
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    1184
  • Lastpage
    1188
  • Abstract
    A nonvolatile memory (NVM) based on an amorphous-indium-gallium-zinc oxide (a-IGZO) thin-film transistor (TFT) with defect-engineered gate insulator was demonstrated. The gate insulator was a blocking alumina/storage alumina/tunneling alumina stack structure, which was simply assembled in a single atomic layer deposition step. The memory device showed a positive shift of threshold voltage as large as 14.4 V after +20 V, 1 s programming. In contrast, the memory erasing was not sensitive to negative gate voltage in the dark. Once programmed, the memory can only be light erased. Furthermore, the light combined with a negative bias improved the erasing speed effectively. In addition, a 10-year memory window as large as 7.5 V was extrapolated at room temperature with a charge loss of 34.7%. Based on the observation of blisters in the storage alumina layer after high temperature annealing, Fourier transform infrared spectroscopy measurement and first-principles calculations, the high electron storage capacity can be attributed to the deep defect levels in the storage alumina layer, which were originated from hydrogen impurity. This a-IGZO TFT charge trapping NVM with high performance and simple process is a candidate device for the application of fully functional transparent system on panel.
  • Keywords
    amorphous semiconductors; atomic layer deposition; gallium compounds; indium compounds; random-access storage; thin film transistors; zinc compounds; Fourier transform infrared spectroscopy measurement; InGaZnO; a-IGZO TFT charge trapping NVM; amorphous-IGZO thin-film transistors; atomic layer deposition step; blisters observation; blocking alumina stack structure; charge trapping memory; defect-engineered alumina dielectric; defect-engineered gate insulator; high electron storage capacity; high temperature annealing; negative bias; nonvolatile memory; storage alumina layer; storage alumina stack structure; tunneling alumina stack structure; Annealing; Charge carrier processes; Logic gates; Nonvolatile memory; Programming; Thin film transistors; Threshold voltage; Amorphous-indium-gallium-zinc oxide (a-IGZO) thin-film transistor (TFT); Amorphous-indium???gallium???zinc oxide (a-IGZO) thin-film transistor (TFT); Atomic layer deposited alumina (ALD); charge trapping; nonvolatile memory (NVM); nonvolatile memory (NVM).;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2015.2402220
  • Filename
    7052383