DocumentCode
862930
Title
High performance memory mode control for HDTV decoders
Author
Park, Seong-Il ; Yi, Yongseok ; Park, In-Cheol
Author_Institution
Div. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume
49
Issue
4
fYear
2003
Firstpage
1348
Lastpage
1353
Abstract
To increase the bandwidth of synchronous memories that are widely adopted for HDTV decoder systems, a predictive mode control scheme is proposed in this paper. Memory latency and energy consumption can be reduced by effectively managing the states of banks. The local access history of each bank is considered to predict the memory code. In a HDTV decoder system, experimental results show that the proposed scheme reduces the memory latency and the energy consumption by 18.8% and 23.3%, respectively, over the conventional scheme that always keeps the memory in idle state. Hardware architecture and its VLSI implementation are also presented.
Keywords
VLSI; decoding; high definition television; memory architecture; telecommunication control; video coding; HDTV decoder system; HDTV decoders; VLSI implementation; energy consumption; hardware architecture; local access history; memory controller; memory latency; memory mode control; memory performance; predictive mode control scheme; synchronous memory bandwidth; Bandwidth; Control systems; Decoding; Delay; Energy consumption; Energy management; HDTV; Hardware; History; Memory management;
fLanguage
English
Journal_Title
Consumer Electronics, IEEE Transactions on
Publisher
ieee
ISSN
0098-3063
Type
jour
DOI
10.1109/TCE.2003.1261239
Filename
1261239
Link To Document