DocumentCode
86328
Title
Embedded SRAM and Cortex-M0 Core Using a 60-nm Crystalline Oxide Semiconductor
Author
Tamura, H. ; Kato, K. ; Ishizu, T. ; Uesugi, W. ; Isobe, A. ; Tsutsui, N. ; Suzuki, Y. ; Okazaki, Y. ; Maehashi, Y. ; Koyama, J. ; Yamamoto, Y. ; Yamazaki, S. ; Fujita, M. ; Myers, J. ; Korpinen, P.
Volume
34
Issue
6
fYear
2014
fDate
Nov.-Dec. 2014
Firstpage
42
Lastpage
53
Abstract
Using data retention circuits that include crystalline oxide semiconductor transistors as backup circuits for power gating, a processor system can reduce standby leakage current significantly. This is effective in the Internet of Things (IoT) applications that require standby power reduction. The crystalline oxide semiconductor transistor can constitute a nonvolatile data retention circuit easily because it exhibits significantly lower off-state current than a silicon transistor and is highly compatible with a CMOS logic circuit. The backup circuit can achieve 2-clock-cycle data backup and 4-clock-cycle data restore; thus, the processor system can efficiently perform temporally fine-grained power gating and can achieve longer standby times. Furthermore, area overheads due to the backup circuits are kept very small because the crystalline oxide semiconductor transistors are stacked on silicon transistors.
Keywords
CMOS logic circuits; SRAM chips; CMOS logic circuit; Cortex-M0 core; Internet of Things; backup circuits; crystalline oxide semiconductor transistor; embedded SRAM; leakage current; nonvolatile data retention circuit; power gating; silicon transistors; size 60 nm; standby power reduction; CMOS integrated circuits; Capacitors; Integrated circuits; Internet of things; Random access memory; Semiconductor device measurement; Transistors; Internet of Things; IoT; crystalline oxide semiconductor transistor; low power; nonvolatile memory; power gating;
fLanguage
English
Journal_Title
Micro, IEEE
Publisher
ieee
ISSN
0272-1732
Type
jour
DOI
10.1109/MM.2014.96
Filename
6981853
Link To Document