DocumentCode
864744
Title
Layout-driven architecture synthesis for high-speed digital filters
Author
Kang, Dongku ; Choo, Hunsoo ; Muhammad, Khurram ; Roy, Kaushik
Author_Institution
Electr. & Comput. Eng. Dept., Purdue Univ., West Lafayette, IN, USA
Volume
14
Issue
2
fYear
2006
Firstpage
203
Lastpage
207
Abstract
We propose a floorplan-aware complexity reduction methodology for digital filters. Conventional methodologies for complexity reduction use logic-centric approaches focusing on the total number of adders. Therefore, there is a need to consider interconnects to reduce communication costs while synthesizing reduced-complexity filters. In this paper, we integrate high-level synthesis and floorplan to obtain improvement in both computational complexity and interconnect delay. In our experiments, we could achieve 15% improvement in critical-path delay over conventional methodologies.
Keywords
circuit complexity; delays; digital filters; high level synthesis; integrated circuit interconnections; integrated circuit layout; computational complexity; floorplan-aware complexity reduction; high-level synthesis; high-speed digital filters; interconnect delay; layout-driven architecture synthesis; logic-centric approaches; Adders; Application specific integrated circuits; Costs; Delay; Digital filters; Digital signal processing; Finite impulse response filter; Integrated circuit interconnections; Power system interconnection; Signal synthesis;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2005.863741
Filename
1605285
Link To Document