• DocumentCode
    86764
  • Title

    Asynchronous Domino Logic Pipeline Design Based on Constructed Critical Data Path

  • Author

    Zhengfan Xia ; Hariyama, Masanori ; Kameyama, Michitaka

  • Author_Institution
    Grad. Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
  • Volume
    23
  • Issue
    4
  • fYear
    2015
  • fDate
    Apr-15
  • Firstpage
    619
  • Lastpage
    630
  • Abstract
    This paper presents a high-throughput and ultralow-power asynchronous domino logic pipeline design method, targeting to latch-free and extremely fine-grain OR gate-level design. The data paths are composed of a mixture of dual-rail and single-rail domino gates. Dual-rail domino gates are limited to construct a stable critical data path. Based on this critical data path, the handshake circuits are greatly simplified, which offers the pipeline high throughput as well as low power consumption. Moreover, the stable critical data path enables the adoption of single-rail domino gates in the noncritical data paths. This further saves a lot of power by reducing the overhead of logic circuits. An 8×8 array style multiplier is used for evaluating the proposed pipeline method. Compared with a bundled-data asynchronous domino logic pipeline, the proposed pipeline, respectively, saves up to 60.2% and 24.5% of energy in the best case and the worst case when processing different data patterns.
  • Keywords
    asynchronous circuits; integrated circuit design; logic gates; low-power electronics; asynchronous domino logic pipeline design; bundled-data asynchronous domino logic pipeline; constructed critical data path; data patterns; dual-rail domino gates; fine-grain OR gate-level design; high-throughput design method; low power consumption; noncritical data paths; single-rail domino gates; ultralow-power design method; Delays; Detectors; Encoding; Logic gates; Pipelines; Protocols; Robustness; Asynchronous pipeline; critical data path; dual-rail domino gate; single-rail domino gate; single-rail domino gate.;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2014.2314685
  • Filename
    6802427