• DocumentCode
    868913
  • Title

    High-security asynchronous circuit implementation of AES

  • Author

    Shang, D. ; Burns, F. ; Bystrov, A. ; Koelmans, A. ; Sokolov, D. ; Yakovlev, A.

  • Author_Institution
    Sch. of Electr., Electron. & Comput. Eng., Newcastle upon Tyne Univ., UK
  • Volume
    153
  • Issue
    2
  • fYear
    2006
  • fDate
    3/6/2006 12:00:00 AM
  • Firstpage
    71
  • Lastpage
    77
  • Abstract
    The authors present a novel circuit implementation of the advanced encryption standard using self-timed dual-rail technology. The design reduces leakage of internal information through balanced power consumption, which is achieved by avoidance of glitches and by data-independent switching behaviour. The design utilises a pipeline structure with built-in controllers and novel, highly balanced security latches.
  • Keywords
    asynchronous circuits; cryptography; pipeline processing; advanced encryption standard; built-in controllers; high-security asynchronous circuit; highly balanced security latches; pipeline structure; self-timed dual-rail technology;
  • fLanguage
    English
  • Journal_Title
    Computers and Digital Techniques, IEE Proceedings -
  • Publisher
    iet
  • ISSN
    1350-2387
  • Type

    jour

  • DOI
    10.1049/ip-cdt:20050088
  • Filename
    1607898