DocumentCode :
86933
Title :
Parallel Architecture With Resistive Crosspoint Array for Dictionary Learning Acceleration
Author :
Kadetotad, Deepak ; Zihan Xu ; Mohanty, Abinash ; Pai-Yu Chen ; Binbin Lin ; Jieping Ye ; Vrudhula, Sarma ; Shimeng Yu ; Yu Cao ; Jae-sun Seo
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
5
Issue :
2
fYear :
2015
fDate :
Jun-15
Firstpage :
194
Lastpage :
204
Abstract :
This paper proposes a parallel architecture with resistive crosspoint array. The design of its two essential operations, read and write, is inspired by the biophysical behavior of a neural system, such as integrate-and-fire and local synapse weight update. The proposed hardware consists of an array with resistive random access memory (RRAM) and CMOS peripheral circuits, which perform matrix-vector multiplication and dictionary update in a fully parallel fashion, at the speed that is independent of the matrix dimension. The read and write circuits are implemented in 65 nm CMOS technology and verified together with an array of RRAM device model built from experimental data. The overall system exploits array-level parallelism and is demonstrated for accelerated dictionary learning tasks. As compared to software implementation running on a 8-core CPU, the proposed hardware achieves more than 3000 × speedup, enabling high-speed feature extraction on a single chip.
Keywords :
CMOS integrated circuits; matrix algebra; parallel architectures; random-access storage; CMOS peripheral circuits; RRAM device model; biophysical behavior; dictionary learning acceleration; feature extraction; matrix dimension; matrix vector multiplication; neural system; parallel architecture; parallel fashion; resistive crosspoint array; resistive random access memory; Arrays; Dictionaries; Encoding; Hardware; Microprocessors; Threshold voltage; CMOS integration; dictionary learning; memristive device; parallel computing; resistive crosspoint array;
fLanguage :
English
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
Publisher :
ieee
ISSN :
2156-3357
Type :
jour
DOI :
10.1109/JETCAS.2015.2426495
Filename :
7116611
Link To Document :
بازگشت