DocumentCode :
872623
Title :
Transistor-transistor logic with high packing density and optimum performance at high inverse gain
Author :
Murphy, Bernard T. ; Glinski, Vincent J.
Volume :
3
Issue :
3
fYear :
1968
Firstpage :
261
Lastpage :
267
Abstract :
The advantages of using thin epitaxial layers for bipolar integrated circuits are discussed in this paper. Using epitaxial layer thicknesses of ~ 1 /spl mu/ and a low-voltage form of transistor-transistor logic, packing densities of 10/SUP 5/ logic gates/in/SUP 2/ have been achieved. The power x delay product of the circuits was 5 pJ. The transistors were formed in 1 /spl mu/ thick epitaxial layers and have inverse common-emitter current gains of 2 to 3. These high inverse gains make practical some new circuit configurations, including a dual-emitter inverter with reduced storage time. The thin epitaxial layer may be p type, rather than the usual n type, and this makes possible a new isolation scheme that allows the fabrication of bipolar integrated circuits using only five photolithographic steps.
Keywords :
Digital integrated circuits; digital integrated circuits; Bipolar integrated circuits; Breakdown voltage; Costs; Digital circuits; Epitaxial layers; Inverters; Logic gates; Low voltage; Performance gain; Power supplies;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1968.1049897
Filename :
1049897
Link To Document :
بازگشت