DocumentCode
87374
Title
A Fully Static Topologically-Compressed 21-Transistor Flip-Flop With 75% Power Saving
Author
Kawai, N. ; Takayama, S. ; Masumi, Junya ; Kikuchi, Naoya ; Itoh, Yoshio ; Ogawa, Koichi ; Ugawa, Akimitsu ; Suzuki, Hajime ; Tanaka, Yuichi
Author_Institution
Logic & Analog IP Dev. Dept., Toshiba Microelectron. Corp., Kawasaki, Japan
Volume
49
Issue
11
fYear
2014
fDate
Nov. 2014
Firstpage
2526
Lastpage
2533
Abstract
An extremely low-power flip-flop (FF) named topologically-compressed flip-flop (TCFF) is proposed. As compared with conventional FFs, the FF reduces power dissipation by 75% at 0% data activity. This power reduction ratio is the highest among FFs that have been reported so far. The reduction is achieved by applying topological compression method, merger of logically equivalent transistors to an unconventional latch structure. The very small number of transistors, only three, connected to clock signal reduces the power drastically, and the smaller total transistor count assures the same cell area as conventional FFs. In addition, fully static full-swing operation makes the cell tolerant of supply voltage and input slew variation. An experimental chip design with 40 nm CMOS technology shows that almost all conventional FFs are replaceable with proposed FF while preserving the same system performance and layout area.
Keywords
CMOS integrated circuits; VLSI; flip-flops; low-power electronics; network topology; CMOS technology; TCFF; clock signal; fully static full-swing operation; latch structure; logically equivalent transistors; low-power flip-flop; power dissipation; power reduction ratio; size 40 nm; topological compression method; topologically-compressed flip-flop; Chip scale packaging; Clocks; Latches; Layout; MOSFET; Power dissipation; Flip-flops; VLSI; low-power;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2014.2332532
Filename
6851220
Link To Document